Power-Constrained Testing of VLSI Circuits
Nicolici, Nicola, Al-Hashimi, Bashir M.
Produktnummer:
18c67b337a8f2c4cf68305a7221bce98bf
Autor: | Al-Hashimi, Bashir M. Nicolici, Nicola |
---|---|
Themengebiete: | Standard VLSI algorithms architecture automation drift transistor integrated circuit logic model modeling |
Veröffentlichungsdatum: | 09.12.2010 |
EAN: | 9781441953155 |
Sprache: | Englisch |
Seitenzahl: | 178 |
Produktart: | Kartoniert / Broschiert |
Verlag: | Springer US |
Untertitel: | A Guide to the IEEE 1149.4 Test Standard |
Produktinformationen "Power-Constrained Testing of VLSI Circuits"
Minimization of power dissipation in very large scale integrated (VLSI) circuits is important to improve reliability and reduce packaging costs. While many techniques have investigated power minimization during the functional (normal) mode of operation, it is important to examine the power dissipation during the test circuit activity is substantially higher during test than during functional operation. For example, during the execution of built-in self-test (BIST) in-field sessions, excessive power dissipation can decrease the reliability of the circuit under test due to higher temperature and current density.Power-Constrained Testing of VLSI Circuits focuses on techniques for minimizing power dissipation during test application at logic and register-transfer levels of abstraction of the VLSI design flow. The first part of this book surveys the existing techniques for power constrained testing of VLSI circuits. In the second part, several test automation techniques for reducing power in scan-based sequential circuits and BIST data paths are presented.

Sie möchten lieber vor Ort einkaufen?
Sie haben Fragen zu diesem oder anderen Produkten oder möchten einfach gerne analog im Laden stöbern? Wir sind gerne für Sie da und beraten Sie auch telefonisch.
Juristische Fachbuchhandlung
Georg Blendl
Parcellistraße 5 (Maxburg)
8033 München
Montag - Freitag: 8:15 -18 Uhr
Samstags geschlossen